

#### BHARAT ELECTRONICS LIMITED

## (A Govt. of India Enterprise under the Ministry of Defence) PDIC & CoE



Advertisement No. 6050/TE&PE-I/HR/PDIC/2022-23, dated: 09.11.2022

Bharat Electronics Limited (BEL) a Navaratna Company and India's premier Professional Electronics Company under the Ministry of Defence, requires the following personnel **on temporary basis** for its Product Development & Innovation Centre (PDIC) & Centres of Excellence (CoE), Bengaluru.

| Sl.<br>No. | Job<br>Code | Post                  | No. of Posts                                                                 | Minimum<br>relevant Post<br>Qualification<br>Experience as<br>on 01.10.2022           | Upper Age<br>limit as on<br>01.10.2022 | Reservation                                       | Consolidated<br>remuneration per<br>Month                                                                                                                |
|------------|-------------|-----------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | PDIC01      | Trainee<br>Engineer-I | Electronics-18 Mechanical-08 Computer Science-07 Total -33 posts             | Minimum 06<br>Months of<br>relevant post<br>qualification<br>industrial<br>experience | 28 Years                               | GEN-16<br>EWS-03<br>OBC-09<br>SC-03<br>ST-02      | 1 <sup>st</sup> year - Rs. 30,000/-<br>2 <sup>nd</sup> year - Rs. 35,000/-<br>3 <sup>rd</sup> year - Rs. 40,000/-                                        |
| 1          | PDIC02      | Project<br>Engineer-I | Electronics-24<br>Mechanical-06<br>Computer<br>Science-09<br>Total -39 posts | Minimum 02<br>years of<br>relevant post<br>qualification<br>industrial<br>experience  | 32 years                               | GEN-18<br>EWS-04<br>OBC-09<br>SC-06<br>ST-02      | 1 <sup>st</sup> year - Rs. 40,000/-<br>2 <sup>nd</sup> year - Rs. 45,000/-<br>3 <sup>rd</sup> year - Rs. 50,000/-<br>4 <sup>th</sup> year - Rs. 55,000/- |
|            | COE001      | Trainee<br>Engineer-I | Electronics-10<br>Mechanical-05<br>Computer<br>Science-02<br>Total -17 posts | Minimum 06<br>Months of<br>relevant post<br>qualification<br>industrial<br>experience | 28 Years                               | GEN -09<br>EWS -01<br>OBC -04<br>SC -02<br>ST -01 | 1 <sup>st</sup> year - Rs. 30,000/-<br>2 <sup>nd</sup> year - Rs. 35,000/-<br>3 <sup>rd</sup> year - Rs. 40,000/-                                        |
| 2          | COE002      | Project<br>Engineer-I | Electronics-13<br>Mechanical-05<br>Computer<br>Science-04<br>Total -22 posts | Minimum 02<br>years of<br>relevant post<br>qualification<br>industrial<br>experience  | 32 years                               | GEN -11<br>EWS -02<br>OBC -05<br>SC -03<br>ST -01 | 1 <sup>st</sup> year - Rs. 40,000/-<br>2 <sup>nd</sup> year - Rs. 45,000/-<br>3 <sup>rd</sup> year - Rs. 50,000/-<br>4 <sup>th</sup> year - Rs. 55,000/- |

#### 1.0 TERMS OF ENGAGEMENT & ALLOWANCE:

#### a. Trainee Engineer - I:

Trainee Engineers will be engaged for an initial period of 02 years and may be extended upto a maximum of 01 year (including initial period) based on project requirement and individual performance. Candidates will be paid consolidated remuneration of Rs. 30,000/- per month for the 1st year and Rs. 35,000/- for 2nd year. In the event of extension of tenure, the remuneration shall be Rs. 40,000/- for 3rd year per month.

#### b. Project Engineers - I:

Project Engineers will be engaged for an initial period of 3 years which may be extended upto a maximum of 01 year (including initial period) based on project requirement and individual performance. Candidates will be paid a consolidated remuneration of Rs. 40,000/- per month for the 1st year and Rs. 45,000/- for 2nd year and Rs. 50,000/- for 3rd year. In the event of extension of tenure, the remuneration shall be Rs. 55,000/- for 4th year per month.

**c.** Trainee Engineers who have completed the overall tenure i.e., 3 years with BEL and those who apply and get selected for the post of Project Engineer will be directly inducted at Project Engineer-II and the overall tenure in such cases will be limited to 3 years only.

**d.** In addition to above a consolidated amount of Rs. 12,000/- per year will be paid towards expenses like Medical Insurance & Life Insurance premium, attire allowance, stitching charges, footwear allowance etc. The additional amount shall be paid in two instalments. First instalment will be processed in the first month's salary after joining and the second instalment will be paid after completion of 6 months from the date of joining

#### 2.0 **Upper Age limit as on 01.10.2022:**

#### a. Trainee Engineer - I:

The age should not be more than 28 years for General & EWS candidates. The upper age limit will be relaxation for OBC candidates by 03 years and SC/ST Candidates by 05 years. For Candidates belonging to PwBD category having minimum 40% disability or more will get 10 years relaxation in upper age limit in addition to the relaxation applicable to the categories mentioned above.

#### b. Project Engineers- I:

The age should not be more than 32 years for General & EWS candidates. The upper age limit will be relaxation for OBC candidates by 03 years and SC/ST candidates by 05 years. For candidates belonging to PwBD category having minimum 40% disability or more will get 10 years relaxation in upper age limit in addition to the relaxation applicable to the categories mentioned above.

c. SSLC/ SSC/ ISC mark card and any other valid document as proof of date of birth.

#### **Please Note:**

- a. Candidates seeking age relaxation will be required to enclose copy of necessary certificate along with application and submit in original in case of selection or provide at any subsequent stage of the process for verification.
- a. The OBC/ EWS/ Category/ Disability Certificate should be strictly in the format available on the BEL website failing which, candidates will be considered under 'General' category, provided they are otherwise meeting all other criteria stipulated for General Candidates.
- b. The application of the candidates not meeting the prescribed age criteria will be rejected/ cancelled without any prior intimation.
- c. Candidates belonging to OBC category (Non Creamy Layer) should produce the certificate issued on or after **01.10.2021**.

#### 3.0 EDUCATION QUALIFICATION:

a. Trainee Engineers- I: Electronics/Mechanical/Computer Science Engineering discipline Full time B.E./ B. Tech / B.Sc Engineering degree (4-year course) in relevant disciplines of Electronics / Mechanical / Computer Science from reputed University/ Institution/ College with 55% and above for General/OBC/EWS candidates & Pass Class for SC/ST/PwBD Candidates.

b. Project Engineers - I: Electronics / Mechanical / Computer Science Engineering discipline Full time B.E./ B. Tech/ B.Sc Engineering degree (4-year course) in relevant disciplines Electronics / Mechanical / Computer Science of from reputed University/ Institution/ College with 55% and above for General/OBC/EWS candidates & Pass Class for SC/ST/PwBD Candidates.

The Disciplines and subjects defined for the Engineering posts mentioned above are as follows:

| SUBJECT          | DISCIPLINE                                                                                              |  |  |
|------------------|---------------------------------------------------------------------------------------------------------|--|--|
| Electronics      | Electronics Electronics & Communication Electronics & Telecommunication Communication Telecommunication |  |  |
| Mechanical       | Mechanical Engineering                                                                                  |  |  |
| Computer Science | Computer Science & Engineering Computer Science Engineering.                                            |  |  |

#### **Please Note:**

- a. For all the posts indicated, the candidates should have qualified from AICTE/UGC approved college/Institute or recognized University.
- b. Candidates applying for the above indicated posts should possess 55% and above for General/OBC/EWS and Pass Class for SC/ST/PwBD.
- c. Candidates have to compulsorily attach the Provisional/ Final Degree Certificate as proof of completion of Degree and indication of Class and percentage of marks.
- d. In case any University/Institution or college is following an evaluation system of CGPA/DGPA/OGPA or letter grade, wherever applicable, it is mandatory for the candidate to submit **proof of Percentage (%) issued** by university/Institution/College and awarded class along with the degree certificate.
- e. In case there is no mention of specialization in the qualifying degree as required in the minimum essential educational qualification candidates are required to submit a certificate from their University/Institution or college which indicates their specialization in qualifying degree.
- f. Candidates application without the relevant prescribed documents mentioned will be rejected/ cancelled without any prior intimation.

#### 4.0 RELEVANT POST QUALIFICATION INDUSTRIAL EXPERIENCE AS ON 01.10.2022:

### 4.1 Candidate(s) applying for Product Development & Innovation Centre (PDIC) for JOB CODE - PDIC01 & PDIC02:

Candidate should have Minimum of 'Six months' of relevant post qualification industry experience as on 01.10.2022 for the post of Trainee Engineer-I and

Minimum 'Two years' of relevant post qualification industry experience as on 01.10.2022 for the post of **Project Engineer-I.** 

<u>Electronics:</u> Engineer with experience in design & development with knowledge/ competencies in some of the following areas:

- RF and Microwave: Basic RF circuits, Receivers (VLF, HF to microwave frequencies), Receiver front end design & testing, Passive and active components of RF receiver and Exciter chain, low noise amplifiers, Receivers, Exciters, Frequency synthesizers, low and medium Power amplifiers, combiners, splitters. Simulation and design of narrow, and wide Band antennas starting from HF band. Omni and Directional antennas, Multi-band antennas. Familiarity on usage of any RF simulation tool will be an advantage.
- Power Electronics: Experience in PCB design tools like Allegro/PADS/Altium and familiarity with MATLAB tool. Experience in design and development of digital and analog electronics for power converters, voltage/current sensing and signal conditioning, Op-amp based circuit, design of power electronics products using high power MOSFETs for Battery Chargers, AC-DC converters, DC-DC Converters.
- Embedded Products: Design of Embedded Systems with 16/32/64 bit X86/RISC/ARM/DSP Processor, with experience in Microcontroller, FPGA based hardware design, VHDL /Verilog Coding, familiarity with Vivado or equivalent tool and testing. SOC/FPGA based board Design, C, C++, Embedded Linux, High speed Transceivers, Memories (DDR3, DDR4, QDR), Ethernet (1G/10G,100G), PCIe, High speed ADC/DAC.
- Experience in development of Device Drivers, BSP Development in ARM, PowerPC etc with Windows/Linux/VXWorks operating systems with knowledge in debugging tools & emulators. Experience in kernel programming like Memory Mgmt, Threads/Processes, IPCs, Synchronization, Interrupts, Boot Sequence etc. will be an added advantage. Knowledge of buses & external Interfaces (VPX, PCIe, 1553, ARINC...). Working Knowledge in FPGA based SoC will also be an added advantage.

• Communication Products: Knowledge of Networking Protocols, SIP protocols, Voice Media processing (Audio, Video Codec), Software Defined Networks, Wireless Networking Protocols, 4G, 5G, IP Multi Media Services (IMS), Digital Modulations, satellite communications, electro-optics design.

#### **Mechanical:**

Candidate should have experience in modeling and design of mechanical parts/ housings, product engineering, thermal and structural analysis of electronic product enclosures using any 3D software & analysis tool. Should have experience in engineering documentation and any ERP software like SAP. Knowledge of tools like Solid Works, Auto CAD, CATIA, ANSYS or similar tools for product design will be preferred. Should also have knowledge on materials for product design for various requirements including defence applications.

#### **Computer Science:**

- Candidate should have experience in Driver development on ARM based Micro-controller, BSP & Device driver development in Linux Operating System or any RTOS and Porting to custom hardware, Development of APK's (Android Application) using the Android Studio.
- Usage of Languages like C, Embedded C, C++, JAVA 2, J2EE, Javascript, PHP, CSS, HTML, python. Usage of software development /debug tools like Qt, Net Beans, Eclipse, Visual Studio code, Spring too suite, Brackets and memory management techniques.
- Knowledge on Framework like Angular JS, React JS, Spring, Hibernate, Spring boot is preferred.
- Domain Experience in Front End Development, Backend development, Full stack development GUI development using Java, QT. Knowledge of interface protocol like I2C, SPI, etc.
- Working experience in I/O interface development like UART, GPIO, Ethernet, ADC, etc.
- Experience in Boot Loader Concepts, Uboot, Customization and porting on hardware, Bare Metal Coding for Micro-controllers. Knowledge on AI, Machine Learning algorithms, Neural Networks, Robotics Automation will also be preferred.

#### 4.2 Candidate(s) applying for Centres of Excellence (CoE)

#### **4.2.1 JOB CODE - COE001:**

Candidates should have minimum of 'Six months' of relevant *post qualification industry experience* as on 01.10.2022 for the post of Trainee Engineer-I

**Electronics:** Engineer with experience in design, development and testing with knowledge / competencies in any of the following areas:

- Digital Electronics domain: Microcontroller/DSPs/ FPGA based hardware design with High speed Transceivers/ Memories (DDR3, DDR4, QDR)/ Ethernet (1G/10G,100G) and other interfaces like SPI/UART/I2C/GPIO. Experience in Embedded C/VHDL /Verilog programming languages, digital and analog electronics-based mixed signal design and testing and board bring up. Familiarity with Vivado or equivalent tool, PCB design tools like allegro, OrCAD tool will be an added advantage.
- RF and Microwave domain: Basic RF circuits, Receivers (VLF, HF to microwave frequencies),
  Receiver front end design & testing, Passive and active components of RF receiver and Exciter chain,
  low noise amplifiers, Receivers, Exciters, Frequency synthesizers, low and medium Power amplifiers,
  combiners, splitters. Familiarity on usage of any RF simulation tools like ADS/ System
  Vue/Microwave Office AWR will be an advantage.

 Communication domain: Knowledge of Digital Modulation design and testing, knowledge of Wired/Wireless Networking Protocols, SIP protocols, knowledge of MATLAB or similar simulation tools. Awareness of Radio communication and satellite communication will be an added advantage.

#### Mechanical:

- Tools: Exposure and usage of Auto CAD/Solid Works, ANSYS, CATIA or similar tools
- Modeling: Exposure in 3D modeling tools, DXF/DWG modeling of PCBs and Electronic systems
- Design: Exposure to Product Development of electronics systems, Thermal Simulation& Analysis, PCB Modeling, 3D modeling.

#### **Computer Science:**

- Languages: Knowledge in Embedded C/C/C++
- OS: Exposure to RTOS/Linux porting
- Software: Exposure in development of BSP/Device Drivers/Application Development, Software for Microcontrollers/DSPs based platforms
- Protocols: Knowledge in TCP/IP, L2/L3 Layers processing.

#### **4.2.2 JOB CODE - COE002:**

Candidates should have minimum of 'Two years' of relevant *post qualification industry experience* as on 01.10.2022 for the post of **Project Engineer-I** 

**Electronics:** Engineer with experience in design, development and testing with knowledge / competencies in any of the following areas:

- Digital Electronics domain: Microcontroller/DSPs/ FPGA based hardware design with High speed
  Transceivers/ Memories (DDR3, DDR4, QDR)/ Ethernet (1G/10G,100G) and other interfaces like
  SPI/UART/I2C/GPIO. Experience in Embedded C/VHDL /Verilog programming languages, digital
  and analog electronics-based mixed signal design and testing and board bring up. Familiarity with
  Vivado or equivalent tool, PCB design tools like allegro, OrCAD tool will be an added advantage.
- RF and Microwave domain: Basic RF circuits, Receivers (VLF, HF to microwave frequencies),
  Receiver front end design & testing, Passive and active components of RF receiver and Exciter chain,
  low noise amplifiers, Receivers, Exciters, Frequency synthesizers, low and medium Power amplifiers,
  combiners, splitters. Familiarity on usage of any RF simulation tools like ADS/ System
  Vue/Microwave Office AWR will be an advantage.
- Communication domain: Knowledge of Digital Modulation design and testing, knowledge of Wired/Wireless Networking Protocols, SIP protocols, knowledge of MATLAB or similar simulation tools. Awareness of Radio communication and satellite communication will be an added advantage.

#### **Mechanical:**

- Tools: Experience in Auto CAD/Solid Works, ANSYS, CATIA or similar tools
- Modeling: Experience in 3D modeling tools, DXF/DWG modeling of PCBs and Electronics enclosures
- Design: Product Development of electronics systems, Product Design for EMI/EMC, Thermal Simulation& Analysis, Structural Simulation& Analysis for Electronics systems, Design of VPX/VME based systems, PCB Models design, 3D modeling, QC/QA test reports and documentation.

#### **Computer Science:**

- Languages: Experience in Embedded C/C/C++
- OS: Porting of U-boot& boot loader in embedded platforms, RTOS/Linux/Integrity or similar OS porting

- Software: Experience in Embedded software for Microcontrollers/DSPs/MPSoC based platforms, BSP/Device Drivers/Application Development, Knowledge of H/W interfaces (SPI/UART/I2C/GPIO etc.,), Exposure to QT Applications, Software processing of Interrupts/Exceptions/Multithread/Real-time Processing etc.,
- Protocols: Experience in TCP/IP, Networking/Routing protocols, L2/L3 Layer processing etc.,

#### **Please Note:**

- a. Candidates possessing *post qualification industry experience* only need to apply.
- b. Academy and Teaching experience will not be considered as relevant industrial experience.
- c. Candidate should possess Experience certificates/Documents issued by the previous and present employer clearly indicating period of employment and post held.
- d. The decision of the Selection Committee with respect to industrial experience will be final. Work experience indicated without supporting documents will not be considered and is liable to be rejected/ cancelled without any prior intimation.

#### **5.0 SELECTION PROCEDURE:**

- **a.** Candidates meeting the specified criteria as mentioned above in the advertisement will be communicated to attend the Written Test for 85 marks.
- **b.** Candidates will be short-listed for the interviews in the order of merit based on the performance in the written test, in the ratio of 1:5. Interviews will be conducted subsequently and will be for 15 marks.
- **c.** The list of candidates shortlisted for the Written Test/ Interview, will be posted on the BEL Website. Candidates are required to comply with the instructions indicated in the call letter.

#### **Please Note:**

- Candidates have to compulsorily provide the CGPA conversion to percentage of marks, as per the guidelines provide by the concerned University. Failure to do so, will result in disqualification.
- Only relevant *post qualification industry experience* will be considered. The decision of the selection committee, with respect to relevant of experience will be final. Work experience indicated without supporting documents, will not be considered.
- Intimation w.r.t conducting of the written test and subsequently the Interviews will be sent through email provided by the candidates. Candidates are required to comply with the instructions indicated therein. The results of the final selection will be made available on BEL website.

#### **6.0 METHOD OF SELECTION:**

Selection will be through a Written Test for shortlisted candidates, followed by an Interview, only for those candidates who qualify in the Written Test. **The venue for the Written Test/ Interview will be at Bengaluru**.

#### 7.0 APPLICATION FEES:

- a. Trainee Engineer: Candidates belonging to General/OBC/EWS category are required to pay *Rs. 150/- plus* 18% *GST* as an application fee.
- b. Project Engineer: Candidates belonging to General/ OBC/ EWS category are required to pay *Rs. 400/- plus 18% GST* as an application fee.
- c. Candidates are requested to read the details and screenshots for making the payment.
- d. Candidates can also make the payment by approaching SBI branch. Candidates are required to select SBI branch in the payment option and download & print the challan generated through SBI Collect and deposit the application fee of Trainee Engineer-I of Rs. 150/- plus 18% GST and Project Engineer-I of Rs. 400/- plus 18% GST applicable bank charges in any SBI Branch. The candidate should ensure to obtain the seal and signature of the bank official.

- e. Candidates have to enter the "SBI Collect Reference No." generated after payment, in the Application Form.
- **f.** Candidate may go through all instructions and eligibility criteria carefully before remitting application fees and sending the application. **Fees once paid will not be refunded under any circumstances.** Candidates may take note that no cheque, DD or cash will be accepted towards payment of application fee.

#### INSTRUCTION FOR MAKING PAYMENT:

- a. Go to www.onlinesbi.com and select: State Bank Collect.
- b. Accept Terms and Conditions and click on "Proceed".
- c. Select state of Corporation/Institution: All India.
- d. Select type of Corporation/Institution: PSU Public Sector Undertaking and Click on "Go" option.
- e. Select PSU Public Sector Undertaking: Bharat Electronics Limited and Click on "Submit" button.
- f. Select Payment category: -

Trainee Engineer - "Recruitment of Trainee Engineer for PDIC"
Project Engineer - "Recruitment of Project Engineer for PDIC"

Trainee Engineer - "Recruitment of Trainee Engineer for CoE" Project Engineer - "Recruitment of Project Engineer for CoE"

- g. Complete the payment as explained above
- h. Take a print of the payment receipt and attach it with the application form.

In case a candidate applies for both posts, Trainee Engineer and Project Engineer and applied for PDIC & CoE, the application fee should be remitted separately for each post.

# 8.0 INTERESTED CANDIDATES MEETING ALL THE CRITERIA MENTIONED ALOFT, SHOULD SUBMIT THE APPLICATION IN THE FORMAT APPENDED TO THIS ADVERTISEMENT AND SEND THE APPLICATIONS THROUGH POST, SUPER-SCRIBING ON THE ENVELOPE THE POST APPLIED FOR AND FOLLOWING DOCUMENTS SHOULD COMPULSORILY BE ENCLOSED:

- a. Passport size photo
- **b.** SSLC/Matriculation Certificate for proof of Age.
- c. Final Degree Certificate/ Provisional Degree Certificate of relevant qualification.
- **d.** Proof of norms for CGPA/DGPA/OGPA or letter grade/document for percentage/class issued by University/Institution/College.
- e. Post qualification industrial experience certificate/s from previous to till current employer. The joining/appointment letter and relieving letter (wherever applicable) needs to be attached to determine the number of years of post-qualification industrial experience. Where current employment certificate is not produced the joining/appointment letter, first and latest pay slip and employee ID proof should be compulsorily attached to determine the number of years of experience.
- **f.** A separate write up mentioning the details of the post qualification industrial experience.
- g. Caste/Tribe/Community/Disability/Economic status certificate in case of candidates belonging to SC/ST/OBC/PwBD/EWS respectively. Candidates claiming reservation under any of the above categories are required to submit the certificate in the prescribed format. The formats of various certificates are provided as link to the advertisement. Candidates belonging to OBC category should produce the certificate issued on or after 01.10.2021 and for EWS Certificate issued for the present financial year. (Prescribed formats are attached long with this advertisement).
- **h.** Candidates employed on Permanent/Fixed term basis in Government/ Quasi Government and Public Sectors undertaking should compulsorily submit the 'No Objection Certificate' along with the application.
- i. Candidates employed on temporary basis in Government/ Quasi Government and Public Sectors undertaking should compulsorily submit Offer of Appointment and latest payslip.
- j. Proof of identity -Aadhar/ Voter ID/ Driving License/ Any other Govt. approved identity document.

#### 9.0 GENERAL INSTRUCTIONS:

- **a.** Only India nationals need to apply for the posts.
- **b.** Candidates are advised to carefully read the full advertisement for details of eligibility criteria and selection modalities before submission of application.
- c. The number of posts indicated above, may vary based on the actual requirement at the time of selection. Application that are incomplete, not in prescribed format, without the required enclosures, not meeting the criteria as specified in the advertisement, will be summarily rejected without assigning any reason and no correspondence in this regard will be entertained. There will be no separate communication to any candidates on their non-selection at any stage.
- **d.** The candidates should be willing to travel extensively across the country based on the project requirement. Candidates may be posted anywhere in India at any point of time. Hence, Candidates who are desirous of applying for the posts should be willing to relocate based on the project requirement across India.
- **e.** Application of the candidate without fee payment (except for SC/ST/PwBD), will be rejected/cancelled without any prior intimation.
- **f.** All information submitted in the application will be verified with the original documents at the time of document verification or at the stage of the recruitment process. If any documents/information provided by the candidate is found to be false or incorrect or Non-conformity with the eligibility criteria, then his/her candidature is liable to be rejected/cancelled at any stage of the recruitment and selection process without any prior intimation.
- g. Candidature is liable to be rejected at any stage of recruitment/ eligibility/ selection process or after joining, if any information provided by the candidate is not found in conformity with criteria mentioned in the advertisement. The candidature is also liable for rejection at any stage if BEL comes across any evidence/knowledge that the qualification, experience and any other particulars indicated in the application/ other forms/ formats are not recognized/ false/ misleading and/or amounts to suppression of information/ particulars, which should have been brought to the notice of BEL.
- **h.** Mere submission of application does not guarantee the adequacy of the candidature for being considered for the selection process.
- i. Decision of BEL in all matters regarding eligibility of the candidate, the stages at which such scrutiny of eligibility is to be undertaken, qualification and other eligibility norms will be final and binding on the candidate.
- **j.** Relaxation and Concession will be applicable to the candidates belonging to SC/ST/OBC/PwBD/EWS as per the Government directives.
- **k.** Applicants should have sound health. No relaxation in health standard is allowed. Appointment of selected candidates will be subject to submitting medical fitness certificate from a Medical Officer not below the rank of Civil Surgeon/Assistant Surgeon at the time of joining.
- **l.** Selected candidates are required to obtain a Medical Insurance cover for a sum of Rs. 2 lakhs per annum for and Rs. 5 lakhs per annum for Life Cover Insurance and the same should be submitted at the time of joining.
- **m.** BEL reserves the right to debar/ disqualify any candidate at any stage of the selection process for any reason what so ever.
- **n.** Management reserves the right to cancel/restrict/enlarge/modify/alter the recruitment/selection process, if need so arises, without issuing any further notice or assigning any reason thereafter.
- **o.** Canvassing in any form will result in disqualification.
- **p.** It is mandatory for the candidates who are already working with any of the units of Bharat Electronics Limited to send their application through the respective HR or if it is revealed during the selection process that the application was not forwarded by the respective HR, such application will be summarily rejected or candidate will be out of selection process without assigning any reason and no correspondence in this regard will be entertained. There will be no separate communication to any candidates on their non-consideration at any stage of the selection process.
- **q.** Lateral application of BEL Employees for the same post is not permitted i.e. Project Engineers, Trainee Engineers who is working in one of the units of BEL is not eligible to apply for Project Engineers, Trainee Engineers elsewhere within BEL. If applied, the application will be summarily rejected without assigning any reasons.

| Applications complete in all respects should be sent by post (sealed envelope-A4 size only) – Super-scribed for Trainee Engineer "Application for the post of Trainee Engineer (Job Code No.:)" Super-scribed for Project Engineer "Application for the post of Project Engineer (Job Code No.:)" and sent to below mentioned address:  Manager (HR),  Product Development & Innovation Centre (PDIC),  Bharat Electronics Limited,  Prof. U R Rao Road, Near Nagaland Circle,  Jalahalli Post, Bengaluru – 560 013, India. |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The application should reach the given address on or before 23.11.2022 by 5.00 PM, any applications received after the closing date will not be considered, applications that are incomplete, not in the prescribed format, not eligible, without the required enclosures will be summarily rejected without assigning reasons and no correspondence in this regard will be entertained.                                                                                                                                    |
| There will be no separate communication to any candidates on their non-selection at any stage.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| For clarification if any in respect of the above advertisement, you may write to <a href="https://hrpdicrec@bel.co.in">hrpdicrec@bel.co.in</a> or contact on 080-2219 5211.                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |